blob: 82ec4dbbe6037b41fe75c3c1658f5bb636769a48 (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
|
PORTA = $6001
DDRA = $6003
SER = %00000001
RCLK = %00000010
SRCLK = %00000100
COUNTER = $0
.org #$f800
reset:
ldx #$FF ; initialize call stack to $1FF
txs
ldx #%00000111 ; set output on 7seg control pins of PORTA
stx DDRA
ldx #$0 ; initialize 8-bit counter
stx COUNTER
mainloop: ; main loop, load counter and print it
jsr print7seg
ldx #0 ; ca 500'000 cycles, at 1 Mhz 2 ticks per second
ldy #0
lda #150
jsr delay
inc COUNTER
lda COUNTER
jmp mainloop
print7seg:
ldy #$8 ; 8 bits to shift
loop7seg:
rol a
bcc zerobit ; C=0, bang a zero to SER
onebit:
ldx #(SER) ; C=1, bang a one to SER
stx PORTA
ldx #(SER | SRCLK)
stx PORTA
ldx #(SER)
stx PORTA
jmp next
zerobit:
ldx #$0 ; C=0, bang a zero to SER
stx PORTA
ldx #SRCLK
stx PORTA
ldx #$0
stx PORTA
jmp next
next:
dey
bne loop7seg
rol a ; restore A register
output:
ldx #0 ; bang RCLK to store output in latch
stx PORTA
ldx #RCLK
stx PORTA
ldx #0
stx PORTA
rts
; delay 18+13(65536Y+256A+X) cycles
delay:
iny
delay1:
nop
nop
delay2:
cpx #$1
dex
sbc #$0
bcs delay1
dey
bne delay2
rts
nmi:
rti
irq:
rti
.org #$fffa
.word nmi
.word reset
.word irq
|